Search
Menu
PowerPhotonic Ltd. - Bessel Beam Generator LB 6/24

Monolithic Integrated Platform Supports Silicon Photonics

Facebook X LinkedIn Email
Photonic chip platforms indium phosphide (InP) and silicon (Si) offer distinct advantages for photonic integrated circuits (PICs). To synergize the capabilities of the two platforms, researchers at Hong Kong University of Science and Technology (HKUST) developed a monolithic InP on silicon-on-insulator (SOI) platform that the researchers believe could chart a course for fully integrated Si-based PICs.

While InP photonics provides optical functionality, the photonic devices and circuits are built on small, expensive InP substrates and produced in low-volume III-V photonic lines. Silicon photonics benefits from mature CMOS manufacturing capabilities — but silicon photonics often must be integrated with III-V lasers to generate light efficiently.

Monolithic integration of III-V light sources on an Si platform through heteroepitaxy could be the answer to fully integrated silicon photonics. For this to be a practical solution, the III-V light sources grown on Si would need to exhibit low-defect density (for reliable device operation); large dimension (for fabrication of electrically driven lasers); and efficient light coupling with Si waveguides.

Led by professor Kei May Lau and researchers Yu Han and Zhao Yan, the HKUST team developed its monolithic InP/SOI platform to meet all three of these critical requirements.

The researchers selectively grew InP submicron wires and large InP membranes on industry-standard (001) SOI wafers using lateral aspect ratio trapping, an approach that resulted in dislocation-free InP on SOI. To develop large-dimension InP membranes, the researchers created deep lateral oxide trenches and changed the growth direction from vertical to lateral.

To synergize the capabilities of InP and Si photonic chip platforms, researchers at Hong Kong University of Science and Technology (HKUST) developed a monolithic InP on silicon-on-insulator (SOI) platform.  The InP/SOI platform could benefit from the well-established processing technologies developed in the III-V heterogeneous integration approach. Courtesy of Zhao Yan, Yu Han, Liying Lin, Ying Xue, Chao Ma, Wai Kit Ng, Kam Sing Wong, and Kei May Lau.
To synergize the capabilities of InP and Si photonic chip platforms, researchers at Hong Kong University of Science and Technology (HKUST) developed a monolithic InP on silicon-on-insulator (SOI) platform. The InP/SOI platform could benefit from the well-established processing technologies developed in the III-V heterogeneous integration approach. Courtesy of Zhao Yan, Yu Han, Liying Lin, Ying Xue, Chao Ma, Wai Kit Ng, Kam Sing Wong, and Kei May Lau.
The epitaxial InP is in-plane and positioned close to the Si device layer to allow an efficient interface for light between the III-V devices and the Si-based waveguides. The InP submicron wire array and large-dimension InP membranes feature an InP-on-insulator that — similar to a silicon-on-insulator — provides a good platform for implementing photonic functionalities.

Bristol Instruments, Inc. - 872 Series LWM 10/24 MR

Using their InP/SOI platform, the researchers demonstrated optically pumped lasers with different cavity designs, including a subwavelength Fabry-Pérot cavity, square cavities, and microdisks. The InP-on-insulator architecture allowed for strong light confinement within the epitaxial InP, and as a result, the researchers obtained a room-temperature and site-controlled laser array from the InP subwavelength wires, and square cavity lasers from as-grown InP crystals. The researchers demonstrated the large-dimension InP membranes’ ability to support top-down processing by fabricating room-temperature microdisk lasers.

The researchers said that, depending on the intended functions of a given device, the InP membranes could serve as templates for the regrowth of a variety of InP-based optoelectronic structures for light emission, modulation, and detection. For example, buried heterostructures, including InGaAs quantum wells and InAs quantum dots, could be formed through selective vertical regrowth. The InP submicron wires could be used as building blocks for subwavelength PICs, and could potentially enable integration with Si-based nanoelectronics.

The InP/SOI platform could benefit from the well-established processing technologies developed in the III-V heterogeneous integration approach, the researchers said.

PICs are the enabling technology for many emerging applications, including high-performance computing, automotive, quantum communications, and optical sensing, and are becoming the backbone of low-power, high-speed datacom/telecom communication systems. The monolithic InP/SOI platform represents an elegant synergy of the conventional InP and Si photonic platforms and supports the trend toward fully integrated PICs.

The research was published in Light: Science & Applications (www.doi.org/10.1038/s41377-021-00636-0).

Published: October 2021
Glossary
integrated photonics
Integrated photonics is a field of study and technology that involves the integration of optical components, such as lasers, modulators, detectors, and waveguides, on a single chip or substrate. The goal of integrated photonics is to miniaturize and consolidate optical elements in a manner similar to the integration of electronic components on a microchip in traditional integrated circuits. Key aspects of integrated photonics include: Miniaturization: Integrated photonics aims to...
indium phosphide
Indium phosphide (InP) is a compound semiconductor material composed of indium (In) and phosphorus (P). It belongs to the III-V group of semiconductors, where elements from groups III and V of the periodic table combine to form a variety of important semiconductor materials. Indium phosphide is known for its favorable electronic and optical properties, making it widely used in the fabrication of optoelectronic devices. Key features and properties of indium phosphide include: Bandgap:...
epitaxial deposition
Epitaxial deposition is a process used in semiconductor manufacturing and materials science to grow a thin crystalline layer, known as an epitaxial layer, on a substrate. The term epitaxial refers to the relationship between the crystal structures of the growing layer and the underlying substrate, where the deposited atoms align with the existing crystal lattice of the substrate. This results in a single-crystal structure, preserving the orientation and arrangement of atoms from the...
educationAsia PacificResearch & TechnologyHKUSTHong Kong Applied Science and Technology Research Instituteintegrated photonicsPICssemiconductorsphotonic integrated circuitsindium phosphidesiliconsilicon photonicsLight SourcesIII-V CMOSepitaxial depositionmicrolasersnanoelectronicsnanoelectronics applicationsmonolithicmonolithic chipmonolithic CMOS photointegrated circuitmonolithic devicessilicon-on-insulatorsilicon-on-insulator devicesTechnology News

We use cookies to improve user experience and analyze our website traffic as stated in our Privacy Policy. By using this website, you agree to the use of cookies unless you have disabled them.